





# Sensors & Microsystem Electronics: microcontrollers

PART 5: SCREEN



This is the schematic of the screen, A more detailed version can be found in the PDF with the board schematic,

The display is connected to a series of shift registers both in columns and in rows,



Each display is a 7 by 5 matrix of leds with a column cathode, this means that the cathodes of the leds are connected in the columns. To turn on a LED a current from anode to cathode: this means the respective row is high, and the column is low.



How can we create the pattern on the right side?

Because the rows and columns are common to anode and cathode respectively, we cannot make this pattern all at once. The only way to do this is to do it line by line.



Top Row: set row\_1 high and the other rows low AND column\_1 low and the other columns high. This allows a current to flow from row\_1 to column\_1, and no other leds are on due to reverse biasing the LEDs



Row 2

# Screen How to make the pattern on the right? 1 row at a time!



Row 3



Row 4



We take this principle now to the display on the demo board, First we set the column data for the first row, enabling the right column. Then we enable only row 1. Then we do the same thing for row 2 using the column data for row 2 and we disable row 1 but enable row 2.

Since the amount of pins of the microcontroller are limited. The circuit designed uses shift registers to be able to address more pins. If not one would need #rows + #columns of pins on the microcontroller to drive the display. Using this circuit the same can be done using only 3 pins!



A shift register is a FIFO buffer for single bits, and is a serial to parallel convertor.

Using a clock signal, a single bit is inserted in the shift register, the other bits are shifted one position. Bit 7 is always mirrored on the cascade output so that multiple shift registers can be chained together by connecting the SDO to the SDI of the next one, The Latch and the clock are common between all shift registers,



Data is clocked in by setting the data bit on PB3, and creating a rising edge on PB5, This shift in the value of PB3 in the shift register



Data is clocked in by setting the data on PB3, and creating a rising edge on PB5, This shift in the value of PB3 in the shift register





On each rising edge a new bit is shifted in the shift register and the bits propagate trough it.



After 8 clock cycles the register is full, and any new bit that is shifted in propagates out trough the SDO (possibly into the next register)



After shifting in all the bits, the data is latched into the 8 bit data latch register to become stored. The process is twofold: data is shifted trough the shift latch and only stored by latching the data in the data latch. The data in the data latch is not modified during shifting.

In this circuit the data latch and the output enable are tied together: a rising edge on PB4 latches the data, and a low value on PB4 enables the outputs based on the data in the data latch.



In this circuit the data latch and the output enable are tied together: a rising edge on PB4 latches the data, and a low value on PB4 enables the outputs based on the data in the data latch.



The truth table and timing diagram shows more detailed usage of the shift register

On the right image one can see that the output stage of the chip are NMOS (open drain) transistors. By setting a bit to '1' in the data latch the gate of the transitor is set high, and thus the transistor will conduct from drain to ground.

To select a certain column we need to connect it to ground (see slide at the beginning – common cathode), We can connect a column to ground by enabling the NMOS transistors by setting the gate to '1'

In short: to enable a certain column, we set that bit to '1' in the shift register.



The rows are also part of the full 88 bit shift register with PMOS transistors to enable the rows as shown on the schematic. The PMOS gates are connected to the outputs which in turn are connected to the chips NMOSs transistors Drains.

Now reasoning trough this circuit we get the following: To enable the row the PMOS needs to conduct since it is connected to VCC with the source. To get the PMOS in conduction the gate needs to be Vth lower than the source node. By connecting it to ground trough the shift-registers NMOS transistors the PMOS is in conductance.

In short: to enable a specific row, we need to set a '1' to the corresponding bit in the shift register connected to the rows.

## Shift registers → LED-matrix

Enable LED @ row X and column Y

- Shiftregister:bitX ← HIGH
- Shiftregister:bitY ← HIGH

7 physical rows <-> 8 physical outputs

- OUT7 is not connected
- Value of OUT7 does not matter
- VALUE REQUIRED! DO NOT OMIT 1 SHIFT!!!



PART 5: SCREEN

VUB - SENSORS & MICROSYSTEM ELECTRONICS

2

The rowselect and column select shift registers are all connected in one big chain of 11 shift registers (or 88 bit shiftreg). The 7th bit of the first shiftreg(rowselect) is not connected to anything since we have only 7 rows (0-6). But this pin is still part of the shift register. Because of this it cannot be omitted during the shifting, but its value is not relevant.

### Screen driver protocol For (int I = 80; I > 0; I --) PB3 ← column\_bit\_row1[i]; 80 bit shifts for the column bits clear PB5; // Make pin PB5 ready for the rising edge. set PB5; // Shift once at the rising edge of pin PB5. For (int I = 8; I > 0; I --) PB3 $\leftarrow$ row1\_bit[i]; 8 bit shifts for the row enable bits clear PB5; enable row 1 and disable rows 2 → 7 set PB5; Clear PB4 Latch the data in the output register Set PB4; Enable the outputs of the shiftreg Clear PB4; // enable row 1 Repeat for rows 2, ..., 7 Repeat whole procedure forever PART 5: SCREEN VUB - SENSORS & MICROSYSTEM ELECTRONICS

This shows the screen writing protocol in a c-style pseudocode. You will need to think on how to implement this yourself.

Due to the principle of the shift register, the last column bit is shifted in first, then the before last,.... Same with the row select bits. The last row (nonexistant row 8) is shifted in first, then row 7,....

In the end it takes 88 shifts to completely fill the shiftregister.

After all the shifts, the data is latched into the data register by creating a rising edge on PB4, and then the outputs are enabled by setting PB4 low (OE is active low)



This is the same algorithm in a timing diagram, split in the different parts.

# More info for a clean implementation:

SCREENTIPSANDTRICKS.PDF

Part 5: Screen

VUB - SENSORS & MICROSYSTEM ELECTRONICS

24



# Tasks 8, 9, and 10

- Task 8: show an undefined pattern on the screen
   Try to enable some or all LEDs
- Task 9: show a checkerboard-pattern on the screen
- Task 10: show useful data on the display
  - For example:
    - A symbol
    - · The pressed key



PART 5: SCREEN

VUB - SENSORS & MICROSYSTEM ELECTRONICS

21

The tasks are made so that you can start simple: just shifting any value in the shift register and enableing some or all LEDs. The next one you already need to multiplex line by line, but no logic yet for choosing which columns to enable. The last task you need to implement the logic to also address the columns.

Each task builds on the next one.

